# **PCI-1755**

## **Ultra-speed 32-ch Digital I/O Card**



#### **Features**

- Bus-mastering DMA data transfer with scatter gather technology
- 32/16/8-bit Pattern I/O with start and stop trigger function, 2 modes Handshaking I/O Interrupt handling capability
- On-board active terminators for high speed and long distance transfer
- Pattern match and Change state detection interrupt function
- General-purpose 8-ch DI/O

## FCC ( $\epsilon$

### **Introduction**

The PCI-1755 supports PCI-bus mastering DMA for high-speed data transfer. By setting aside a block of memory in the PC, the PCI-1755 performs bus-mastering data transfers without CPU intervention, setting the CPU free to perform other more urgent tasks such as data analysis and graphic manipulation. The function allows users to run all I/O functions simultaneously at full speed without losing data.

## **Specifications**

| Channels                    | 32 TTL compatible                                                                                                               |                                                                                                                                                                         |                   |                                 |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------|--|
| Number of ports             | Port A, Port B, Port C and Port D (8 bits/port)                                                                                 |                                                                                                                                                                         |                   |                                 |  |
| I/O Configuration           | 32DI (PA-PD) (default); 32DO (PA-PD); 16DI (PA-PB) & 16DO (PC-PD); 8DI (PA) & 8DO (PC) (Programmable)                           |                                                                                                                                                                         |                   |                                 |  |
| On-board FIFO               | 16 KB for DI & 16 KB DO channels                                                                                                |                                                                                                                                                                         |                   |                                 |  |
| Transfer<br>Characteristics | Data Transfer<br>Mode                                                                                                           | Bus Mastering DMA with Scatter-Gather                                                                                                                                   |                   |                                 |  |
|                             | Data Transfer<br>Bus Width                                                                                                      | 8/16/32 bits (programmable)                                                                                                                                             |                   |                                 |  |
|                             | Max. Transfer<br>Rate                                                                                                           | DI: 80 M bytes/sec, 32-bit @ 20 MHz<br>120 M bytes/sec, 32-bit @ 40 MHz external pacer when data length<br>is less than FIFO size<br>DO: 80 MBytes/sec, 32-bit @ 20 MHz |                   |                                 |  |
|                             | Operation<br>Mode                                                                                                               | Handshaking                                                                                                                                                             |                   |                                 |  |
|                             | Direction                                                                                                                       | 1/0                                                                                                                                                                     | Samples No.       | Finite transfer, Continuous I/O |  |
|                             | Asynchronous                                                                                                                    | 8255 Emulation                                                                                                                                                          | Synchronous       | Burst Handshaking               |  |
| Handshaking Mode            | for Burst                                                                                                                       | Internal: 30 MHz, 20 MHz, 15 MHz, 12 MHz, 10 MHz, Timer#0 for DI & Timer#1 for DO                                                                                       |                   |                                 |  |
|                             | Handshaking                                                                                                                     | External: EXT_CLKIN for DI & EXT_CLKOUT for DO                                                                                                                          |                   |                                 |  |
|                             | Input                                                                                                                           | Data Acquisition at a predetermined rate by internal/external clock                                                                                                     |                   |                                 |  |
|                             | Output                                                                                                                          | Waveform Generation at a predetermined rate by internal/external clock                                                                                                  |                   |                                 |  |
|                             | Clock Source                                                                                                                    | Internal: 30 MHz,20 MHz,15 MHz,12 MHz,10 MHz, Timer#0                                                                                                                   |                   |                                 |  |
|                             | for DI                                                                                                                          | External: EXT_CLKIN                                                                                                                                                     |                   |                                 |  |
| Normal Mode                 | Clock Source                                                                                                                    | Internal: 30 MHz,20 MHz,15 MHz,12 MHz,10 MHz, Timer#1 External: EXT_CLKOUT                                                                                              |                   |                                 |  |
|                             | for DO                                                                                                                          |                                                                                                                                                                         |                   |                                 |  |
|                             | Start Mode                                                                                                                      | Software command/Trigger signal occurred from DI_STR or DO_STR/<br>Pattern DI                                                                                           |                   |                                 |  |
|                             | Stop Mode                                                                                                                       | Software command/Trigger signal occurred from DI_STP (for DI) or D0_STR (for D0)/Pattern DI/"Finite transfers"                                                          |                   |                                 |  |
|                             | Monitor the selected input channel and capture data whenever there is a transition on one of the channels, and then issue a IRQ |                                                                                                                                                                         |                   |                                 |  |
| Chang Detection             | Clock Source                                                                                                                    | Internal: 30 MHz,20 MHz,15 MHz,12 MHz,10 MHz, Timer#0                                                                                                                   |                   |                                 |  |
| (DI only)                   | for DI                                                                                                                          | External: EXT_CLKIN                                                                                                                                                     |                   |                                 |  |
| (Di Olliy)                  | Start Mode                                                                                                                      | Software command/Trigger signal occurred from DI_STP/Pattern DI                                                                                                         |                   |                                 |  |
|                             | Stop Mode                                                                                                                       | Software command/Trigger signal occurred from DI_STP/ Pattern DI/"Finite transfers"                                                                                     |                   |                                 |  |
|                             | DI trigger<br>signal                                                                                                            | DI_STR, DI_STP                                                                                                                                                          | DO trigger signal | DO_STR, DO_STP                  |  |
| Trigger Capability          | Low                                                                                                                             | 0.8 V max.                                                                                                                                                              | High              | 2.0 V min.                      |  |
|                             | Trigger Type                                                                                                                    | Rising or falling edge, or digital pattern (for DI only)                                                                                                                |                   |                                 |  |
|                             | Pulse width for<br>edge triggers                                                                                                | 10 ns min.                                                                                                                                                              |                   |                                 |  |
|                             | Pattern trigger<br>detection<br>capabilities                                                                                    | Detect pattern match or mismatch on user-selected data lines                                                                                                            |                   |                                 |  |

| Messaging        | The messages can be generated when1. Specified number of bytes have been transferred2. When a specified input pattern is matched3. When a measurement operation completes. |                                                                     |                        |                              |  |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------------------------|------------------------------|--|
| Input Voltage    | Low                                                                                                                                                                        | 0 V min.;<br>0.8 V max.                                             | High                   | 2.0 V min.;<br>5 V max.      |  |
|                  | Terminator OFF: TTL compatible                                                                                                                                             |                                                                     |                        |                              |  |
|                  | Low                                                                                                                                                                        | +0.5 V @ ±20 mA                                                     | High                   | +2.7 V @ ±1 mA max.          |  |
|                  | Terminator ON                                                                                                                                                              |                                                                     |                        |                              |  |
| Input Load       | Terminator<br>Resistor                                                                                                                                                     | 1100                                                                | Termination<br>Voltage | 2.9 V                        |  |
|                  | Low                                                                                                                                                                        | +0.5 V @ ±22.4<br>mA                                                | High                   | +2.7 V @ ±1 mA max.          |  |
| Output Voltage   | Low                                                                                                                                                                        | 0.5 V max.                                                          | High                   | 2.7 V min.                   |  |
| Driving Capacity | Low                                                                                                                                                                        | 0.5 V max @ +48<br>mA (sink)                                        | High                   | 2.4 V min. @ -15 mA (source) |  |
| Hysteresis       | 500 mV                                                                                                                                                                     | Power Available at I/O connector +4.65 ~ +5.25 V <sub>DC</sub> @ 1A |                        |                              |  |
| General-purpose  | DI Channels                                                                                                                                                                | DIO ~ DI7 (TTL compatible)                                          |                        |                              |  |
| DI/O             | DO Channels                                                                                                                                                                | D00 ~ D07 (TTL compatible)                                          |                        |                              |  |
| Interrupt Source | DI0~7 and Timer#2, Pattern match and Change detection, DI FIFO overflow and DO FIFO underflow, DI_STP and DO_STP                                                           |                                                                     |                        |                              |  |

#### **Pacer**

Channels Timer#0, Timer#1 and Timer#2 Timer#0 Timer pacer for digital input Timer#1 Timer pacer for digital output ■ Timer#2 Interrupt source Resolution 16-bit

10MHz

#### General

Base Clock

| I/O Connector Type   | 100-pin SCSI-II female                                          |                                                    |         |                                                         |
|----------------------|-----------------------------------------------------------------|----------------------------------------------------|---------|---------------------------------------------------------|
| Dimensions           | 175 mm x 100 mm (6.9" x 3.9")                                   |                                                    |         |                                                         |
| Power<br>Consumption | Typical Terminator OFF: +5 V @ 1 A<br>Terminator ON: +5 V @ 1 A |                                                    | Max.    | Terminator OFF: +5 V @ 1 A<br>Terminator ON: +5 V @ 1 A |
| Temperature          | Operation                                                       | 0 ~ 60° C (32 ~ 140° F)<br>(refer to IEC 68-2-1,2) | Storage | -20 ~ 85° C (-4 ~ 185° F)                               |
| Relative Humidity    | 5 ~ 95% RH non-condensing<br>(refer to IEC 68-2-3)              |                                                    | Cert.   | CE certified                                            |

## **Ordering Information**

PCI-1755 Ultra-speed 32-ch Digital I/O Card

ADAM-39100

PCI-1755 Wiring Terminal for DIN-rail Mounting PCL-101100-1 100-pin SCSI-II cable with male connectors on both ends and special shielding for noise reduction, 1 m

Terminator

On-board Schottky diode termination

## **Pin Assignments**



## **Feature Details**

#### **Keeping the Output Values after System Reset**

When the system is hot reset (power is not shut off), the PCI-1755 can either retain the last digital output values, or return to its default configuration, depending on jumper setting. This practical function eliminates danger caused by misoperation during unexpected system reset.

#### **On-board FIFO Memory**

The PCI-1755 provides an onboard FIFO (First In First Out) memory buffer, storing up to 16K samples for digital input and 16K for digital output conversion.

#### **Pattern Match Function**

The PCI-1755 provides a "Pattern Match" interrupt function for digital input channels. The card monitors the states of digital inputs and compares them with a pre-set pattern. When the received state matches the pre-set pattern, the PCI-1755 generates an interrupt signal to the system.

#### **Change of State Function**

A "Change of State" interrupt function is provided at digital input channels. When any signal line changes its state, the card generates an interrupt to the system to handle this event

## **Applications**

- · High speed IC function test
- · Parallel data transfer
- TTL, DTL and CMOS logic signal sensing
- · Relay and switch monitoring and controlling
- Indicator LED driving

## PCI-1755 I/O Connector Signal **Description**

| Signal Name | Reference | Direction | Description                                    |
|-------------|-----------|-----------|------------------------------------------------|
| PA00~PA07   | GND       | 1/0       | Port A bi-directional DIO channels             |
| PB00~PB07   | GND       | I/O       | Port A bi-directional DIO channels             |
| PC00~PC07   | GND       | 1/0       | Port A bi-directional DIO channels             |
| PD00~PD07   | GND       | 1/0       | Port A bi-directional DIO channels             |
| DI_ACK      | GND       | Output    | Acknowledge line for digital input channels    |
| DI_REQ      | GND       | Input     | Request line for digital input channels        |
| EXT_CLKIN   | GND       | Input     | Clock input channel                            |
| DI_STR      | GND       | Input     | Start trigger line for digital input channels  |
| DI_STP      | GND       | Input     | Stop trigger line for digital input channels   |
| DO_ACK      | GND       | Input     | Acknowledge line for digital output channels   |
| DO_REQ      | GND       | Output    | Request line for digital output channels       |
| EXT_CLKOUT  | GND       | Output    | Clock output channel                           |
| DO_STR      | GND       | Input     | Start trigger line for digital output channels |
| DO_STP      | GND       | Input     | Stop trigger line for digital output channels  |
| DI00~DI07   | GND       | 1/0       | General-purpose digital input/output channels  |
| GND         | -         | -         | Ground reference for all other signals         |